Job Description

**Summary:**
Meta is hiring Application-Specific Integrated Circuit (ASIC) Design Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Design Verification to build IP and System On Chip (SoC) for data center applications.As a Design Verification Engineer, you will be part of a team working with the best in the industry, focused on developing ASIC solutions for Meta’s data center applications. You will be responsible for the verification closure of a design module or sub-system from test-planning, UVM based testbench development to verification closure. Along with traditional simulation, use other approaches like Formal and Emulation to achieve a bug-free design. The role also provides ample opportunities to partner and collaborate with full stack software, hardware, ASIC Design, Emulation and Post-Silicon teams towards creating a first-pass silicon success.
**Required Skills:**
ASIC Engineer, Design Verification Responsibilities:
1. Define and implement IP/SoC verification plans, build verification test benches to enable IP/sub-system/SoC level verification
2. Develop functional tests based on verification test plan
3. Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage
4. Debug, root-cause and resolve functional failures in the design, partnering with the Design team
5. Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality
6. Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry
**Minimum Qualifications:**
Minimum Qualifications:
7. Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience
8. Track record of 'first-pass success' in ASIC (Application-Specific Integrated Circuit) development cycles
9. 5+ years of experience in SystemVerilog/UVM (Universal Verification Methodology) and/or C/C++ based verification
10. 5+ years experience in IP/sub-system and/or SoC (System on Chip) level verification based on SystemVerilog UVM and OVM (Open Verification Methodology) based methodologies
11. Experience in one or more of the following areas along with functional verification - System Verilog Assertions, Formal, Emulation
12. Experience in EDA/Electronic Design Automation tools and scripting (Python, TCL, Perl, Shell) used to build tools and flows for verification environments
13. Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle
**Preferred Qualifications:**
Preferred Qualifications:
14. 8+ years of experience in development of UVM based verification environments from scratch
15. Experience in IP, sub-system and SoC level verification using SystemVerilog, UVM
16. Experience with IP or integration verification of high-speed interfaces like AMBA, PCIe (Peripheral Component Interconnect Express), DDR (Double Data Rate), Ethernet
17. Experience with verification of ARM/RISC-V based sub-systems or SoC (Systems on Chip)
18. Experience with Design verification of Data-center applications like Video, Artificial Intelligence/Machine Learning (AI/ML) and Networking designs
19. Experience with revision control systems like Mercurial, Git or SVN
20. Experience working across and building relationships with cross-functional design, model and emulation teams
**Industry:** Internet

Apply for this Position

Ready to join ? Click the button below to submit your application.

Submit Application