Job Description
**Summary:**
Meta is hiring Application-Specific Integrated Circuit (ASIC) Design Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Design Verification to build IP and System On Chip (SoC) for data center applications.As a Design Verification Engineer, you will be part of a team working with the best in the industry, focused on developing ASIC solutions for Metaβs data center applications. You will be responsible for the verification closure of a design module or sub-system from test-planning, UVM based testbench development to verification closure. Along with traditional simulation, use other approaches like Formal and Emulation to achieve a bug-free design. The role also provides ample opportunities to partner and collaborate with full stack software, hardware, ASIC Design, Emulation and Post-Silicon teams towards creating a first-pass silicon success.
**Required Skills:**
ASIC Engineer, Design Verification Responsibilities:
1. Define and implement IP/SoC verification plans, build verification test benches to enable IP/sub-system/SoC level verification
2. Lead verification of multiple complex sub-systems or SoC from concept to Silicon. Develop test plans for SoC/Chiplet interoperability, usecase and performance verification. Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage. Debug, root-cause and resolve functional failures in the design, partnering with the Design team. Perform and guide teams in simulation-based testing, including functional, performance, and compliance testing . Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality
3. Stay up-to-date with industry trends, standards, and best practices related to Compute, High-Speed Interconnects, Networking. Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry. Mentor other engineers to drive and deliver high confidence verification for highly complex ASIC projects
**Minimum Qualifications:**
Minimum Qualifications:
4. Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience
5. At least 12+ years of relevant experience
6. Track record of 'first-pass success' in ASIC development cycles
7. Hands-on experience in Verilog, SystemVerilog, UVM , C/C++, Python based verification
8. Experience in IP/sub-system and/or SoC level verification based on SystemVerilog UVM/OVM based methodologies
9. Experience in one or more of the following areas along with functional verification - SIMT, PCIe, HBM, Ethernet, 400G MAC, NIC, RDMA, TSO, LRO, PSP, RoCE (RDMA over converged Ethernet), Congestion Control etc
10. Experience with Design verification of Data-center applications like AI/ML, Networking, GPU and Video designs
11. Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle
12. Experience in IP, Cluster and SoC level verification in both RTL and Gate Level Setup
13. Proficiency in scripting languages such as Python, Perl, or TCL to build tools and flows for verification environments
14. Experience using analytical skills to craft novel solutions to tackle industry-level complex designs
15. Demonstrated experience with effective collaboration with cross functional teams
**Preferred Qualifications:**
Preferred Qualifications:
16. 20+ years of hands-on experience in development of UVM based verification environments from scratch
17. Experience in technically planning, executing and leading the verification of multiple complex Sub-Systems or SoC or from multi-chiplet Solutions from Architecture to Silicon
18. Expertise in the Networking domain with in-depth experience working with AI Compute, High-Speed IO Interconnects, Die-to-Die Interconnects, Ethernet, 400G MAC, RDMA, RoCE, NIC, TSO, LRO, TimeSync protocols
19. Experience with IP or integration verification of high-speed interfaces like Ethernet, PCIe, DDR, HBM
20. Experience with verification of ARM/RISC-V based sub-systems or SoCs
21. Experience with revision control systems like Mercurial(Hg), Git or SVN
22. Experience with development of fully automated flows and scripts for data exploration, analysis and performance verification
23. Experience with simulators and waveform debugging tools
24. Experience in one or more of the following areas along with functional verification - SV Assertions, Formal, Emulation
25. Experience working across and building relationships with cross-functional design, model and emulation teams
**Industry:** Internet
Meta is hiring Application-Specific Integrated Circuit (ASIC) Design Verification Engineer within the Infrastructure organization. We are looking for individuals with experience in Design Verification to build IP and System On Chip (SoC) for data center applications.As a Design Verification Engineer, you will be part of a team working with the best in the industry, focused on developing ASIC solutions for Metaβs data center applications. You will be responsible for the verification closure of a design module or sub-system from test-planning, UVM based testbench development to verification closure. Along with traditional simulation, use other approaches like Formal and Emulation to achieve a bug-free design. The role also provides ample opportunities to partner and collaborate with full stack software, hardware, ASIC Design, Emulation and Post-Silicon teams towards creating a first-pass silicon success.
**Required Skills:**
ASIC Engineer, Design Verification Responsibilities:
1. Define and implement IP/SoC verification plans, build verification test benches to enable IP/sub-system/SoC level verification
2. Lead verification of multiple complex sub-systems or SoC from concept to Silicon. Develop test plans for SoC/Chiplet interoperability, usecase and performance verification. Drive Design Verification to closure based on defined verification metrics on test plan, functional and code coverage. Debug, root-cause and resolve functional failures in the design, partnering with the Design team. Perform and guide teams in simulation-based testing, including functional, performance, and compliance testing . Collaborate with cross-functional teams like Design, Model, Emulation and Silicon validation teams towards ensuring the highest design quality
3. Stay up-to-date with industry trends, standards, and best practices related to Compute, High-Speed Interconnects, Networking. Develop and drive continuous Design Verification improvements using the latest verification methodologies, tools and technologies from the industry. Mentor other engineers to drive and deliver high confidence verification for highly complex ASIC projects
**Minimum Qualifications:**
Minimum Qualifications:
4. Bachelor's degree in Computer Science, Computer Engineering, relevant technical field, or equivalent practical experience
5. At least 12+ years of relevant experience
6. Track record of 'first-pass success' in ASIC development cycles
7. Hands-on experience in Verilog, SystemVerilog, UVM , C/C++, Python based verification
8. Experience in IP/sub-system and/or SoC level verification based on SystemVerilog UVM/OVM based methodologies
9. Experience in one or more of the following areas along with functional verification - SIMT, PCIe, HBM, Ethernet, 400G MAC, NIC, RDMA, TSO, LRO, PSP, RoCE (RDMA over converged Ethernet), Congestion Control etc
10. Experience with Design verification of Data-center applications like AI/ML, Networking, GPU and Video designs
11. Experience in architecting and implementing Design Verification infrastructure and executing the full verification cycle
12. Experience in IP, Cluster and SoC level verification in both RTL and Gate Level Setup
13. Proficiency in scripting languages such as Python, Perl, or TCL to build tools and flows for verification environments
14. Experience using analytical skills to craft novel solutions to tackle industry-level complex designs
15. Demonstrated experience with effective collaboration with cross functional teams
**Preferred Qualifications:**
Preferred Qualifications:
16. 20+ years of hands-on experience in development of UVM based verification environments from scratch
17. Experience in technically planning, executing and leading the verification of multiple complex Sub-Systems or SoC or from multi-chiplet Solutions from Architecture to Silicon
18. Expertise in the Networking domain with in-depth experience working with AI Compute, High-Speed IO Interconnects, Die-to-Die Interconnects, Ethernet, 400G MAC, RDMA, RoCE, NIC, TSO, LRO, TimeSync protocols
19. Experience with IP or integration verification of high-speed interfaces like Ethernet, PCIe, DDR, HBM
20. Experience with verification of ARM/RISC-V based sub-systems or SoCs
21. Experience with revision control systems like Mercurial(Hg), Git or SVN
22. Experience with development of fully automated flows and scripts for data exploration, analysis and performance verification
23. Experience with simulators and waveform debugging tools
24. Experience in one or more of the following areas along with functional verification - SV Assertions, Formal, Emulation
25. Experience working across and building relationships with cross-functional design, model and emulation teams
**Industry:** Internet
Apply for this Position
Ready to join ? Click the button below to submit your application.
Submit Application